Productgegevens
Alternatieven voor CD74HC112E
1 product gevonden
Productoverzicht
The CD74HC112E is a dual negative-edge-triggered J-K Flip-flop with set and reset. It utilizes silicon-gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. It exhibits the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads. This flip-flop has independent J, K, Set, Reset and clock inputs and Q and Q\ outputs. It changes state on the negative-going transition of the clock pulse. Set and Reset are accomplished asynchronously by low-level inputs. The HCT logic family is functionally as well as pin-compatible with the standard LS logic family.
- Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times
- Asynchronous set and reset
- Complementary outputs
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- High noise immunity
- Direct LSTTL input logic compatibility
- CMOS Input compatibility
- 10 LSTTL Load standard outputs
- 15 LSTTL Load bus driver outputs
Toepassingen
Communications & Networking, Industrial
Technische specificaties
74HC112
14ns
5.2mA
DIP
Negative Edge
2V
74HC
-55°C
-
JK
60MHz
DIP
16Pins
Complementary
6V
74112
125°C
-
Wetgeving en milieu
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerdLand van oorsprong:Malaysia
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerd
RoHS
Conformiteitsverklaring